16/5/2016 (AN)

No of Pages 2

Roll No.

### SIXTH SEMESTER

## B.E. (ECE/COE/ICE)

B.E. END SEM. EXAMINATION, May-2016 ECE/COE/ICE-311: Microprocessors

Time: 3:00 Hrs.

Max. Marks: 70

Note: Attempt FIVE questions in all. Assume any missing data. Question 1 is compulsory.

- (a) How and when does 8085 decide how many bytes to be fetched from memory to execute an instruction?
- (b) Reset all the 8085 flags using only data transfer instructions.
- (c) Differentiate between RST6 and RST6.5.
- (d) What are the advantages of the register-addressing mode over the register-indirect addressing mode?
- (e) Write a small 8085 assembly program to illustrate indirect jump capability of 8085.
- (f) Differentiate between XCHG and XTHL instructions.
- (g) List all the 8085 instructions that have 6 T-states for the opcode fetch machine cycle.

[7\*2]

- 2. (a) Write a program to decompose a list of fifty numbers stored in the memory starting at the location 2001H into a list of odd numbers and a list of even numbers. The list of odd numbers is to be stored in the memory starting at the location 2101H and the list of even numbers is to be stored in the memory starting at the location 2151H. The number of odd numbers and the number of even numbers should be stored in the memory locations 2100H and 2150H, respectively.
- (b) Write a program to sort the numbers stored in the memory locations 2001H to 2050H using a suitable sort algorithm. [7+7]
- 3. (a) A sorted list of fifty numbers is stored in the memory starting at the location 2001H. Write a program to search for the number stored in the memory location 2000H in the list using the binary search algorithm. If the number is found, then store the index in the memory location 2100H. Otherwise, clear the memory location 2100H.

Total No. of pages:2 Roll no. Sixth Semester BE(COE) END SEMESTER EXAMINATION, May-2016 COE 312: Information Systems and Database Management Note: Question no. 1 is compulsory Attempt any four questions from the remaining questions. Assume missing data, suitably, if any. Q1. Define the following terms a) Relational model and hierarchical b) Entity and entity set c) Integrity constraints d) DBA e) Generalisation Views (7X2=14)Q2. Consider the following schema Salesperson(salesman\_no, sname, commission) Sales(date, customer-no., salesman no, product id, qty) Product(product\_id, description) Customer (customer no., cname, address) Write the following queries using SQL and Relational algebra a) Find the names of all the salesmen who sold 50 products in Jan. 2016. (i) (ii) Find the names of those customers who bought table lamps in addition to other Find the names of sales persons who sold all the products (iii) Find the salesmen who have sold maximum number of different products. (iv) (v) Arrange the salespersons in increasing order of their commission (10)b) Define triggers. Write a trigger for above mentioned schema. (4) dependencies  $F = \{A \rightarrow BC, CD \rightarrow E, B \rightarrow D, E \rightarrow A, B \rightarrow E\}$ 

Q3a. Consider a relational schema R(A,B,C,D,E) and following set of functional

i) Find candidate key for R

ii Decompose R into 3NF

iii Verify if the decomposition is lossless join and dependency preserving decomposition? Justify your answer. (2+4+4)

b) What are different database security measures which can be taken? (4)

Q4a. Differentiate between cascade-less and recoverable schedules. (4)

What are various states of transaction? (3)

c) What are locks? Explain three concurrency control protocols which use locks, in detail. (7)



| Q5a. | What is an index?                                                  |                 |
|------|--------------------------------------------------------------------|-----------------|
| b.   | Differentiate between following kind of indexes?                   | (2)             |
|      | i) Dense and sparse index                                          |                 |
|      | ii) Ordered and Hash index                                         | 10              |
|      |                                                                    | (6)             |
| c.   | Discuss B+ trees in detail.                                        | (0)             |
|      |                                                                    | (6)             |
| Q6a. | What are the symbols used for ER model? Draw an extended ER mo     | del for a Book  |
|      | Shop.                                                              | (7)             |
| b.   | Explain different recovery mechanism which can be used for recover | y from failure? |
|      | Give suitable examples.                                            | (7)             |
|      |                                                                    | <b>(-7</b>      |
| Q7.  | Write short notes on any four                                      |                 |
|      | a) ACID properties                                                 |                 |
|      | b) Serializability                                                 |                 |
|      | c) Hashing                                                         |                 |
|      | d) Multivalued dependency with example                             |                 |
|      | e) Fixed and variable length records with example                  |                 |
|      |                                                                    | (3.5X4=14)      |
|      |                                                                    |                 |

No. of Pages: 3

SIXTH SEMESTER

Roll No. ....

B.E. (COE)

B.E. END SEM. EXAMINATION, May-2016 COE-313: Operating Systems

Time: 3:00 Hrs

Max. Marks: 70

Note: Attempt ANY FIVE questions. Assume any missing data.

system? Describe the lifecycle of a process. 1. (a) Why is the concept of process so important to an operating

(b) A system has six processes as follows:

| scheduling is used w<br>(iii) 10 ms.                                             | . P6     | P5 | P4 | P3 | P2 | P1 | · Process           | (a) are proceeded in vote the |
|----------------------------------------------------------------------------------|----------|----|----|----|----|----|---------------------|-------------------------------|
| ith a time quantum of (                                                          | 32       | 30 | 28 | 8  | 4  | 0  | Arrival time (ms)   | or occopion and to trother.   |
| scheduling is used with a time quantum of (i) 80 ms, (ii) 20 ms and (iii) 10 ms. | P6 32 20 | 60 | 70 | 50 | 8  | 90 | CPU burst time (ms) |                               |

- section problem? Show that the Peterson's solution satisfies these 2. (a) What are the required properties of a solution of the critical conditions.
- (ii) a monitor. (b) Solve the dining philosophers problem using (i) semaphores or [7+7]
- techniques. deadlock to occur? Describe the different deadlock handling 3. (a) What is a deadlock? What are the necessary conditions for a
- deadlock in a system where Available = [2 1 2 3 1], Allocation = r2 3 1 3 31 (b) Use a suitable deadlock detection algorithm to check if there is a

| 1 11000<br>2 and Request = 00001<br>2 11010<br>1 11110 | <u>-</u> 512311 <sup>J</sup> | 1212 | 322 | 21 | ( |
|--------------------------------------------------------|------------------------------|------|-----|----|---|
|                                                        |                              |      |     | _  | _ |

allocation. The sizes of the operating system and the user processes are as follows. 4. (a) A system has 64KB RAM and uses contiguous memory

| P6 | PS | P4 | P3 | P2 | P1 | Operating system | Process   |
|----|----|----|----|----|----|------------------|-----------|
|    | -  |    |    | •  |    |                  |           |
| S  | 7  | 6  | 7  | 7  | 7  | 32               | Size (KB) |
|    |    |    |    |    |    |                  |           |

be allocated space in the memory following (i) first-fit, (ii) best-fit arrives, P5 arrives and P6 arrives. Determine if all the processes can system is loaded, P1 arrives, P2 arrives, P3 arrives, P2 terminates, P4 and (iii) worst-fit strategies. The following sequence of events occurs in the system: the operating

page tables? with a suitable example, describe the different ways of implementing (b) What is paging? Why page size is always a power of 2. Explain

page fault? How can a system end up in a situation where it spends 5. (a) What is a page fault? How does an operating system handle a more time servicing page faults than doing computation?

replacement one which was loaded in the memory first should be selected for two pages have been referenced the same number of times, then the process is allocated (i) 3 frames, (ii) 4 frames and (iii) 5 frames. If least frequently used page replacement algorithm is used and the (b) Calculate the number of page faults that will occur for a process for the reference string 0, 1, 2, 0, 1, 3, 4, 1, 4, 1, 5, 2, 3, 2, 5, 6, if the

6. (a) Write notes on (i) different levels of a file system, (ii) kernel cylinder 615 and moving outwards. The disk queue has requests to i/o subsystem and (iii) access control matrix and its implementations. number of cylinders that the read/write head will have to traverse to access cylinders 14, 918, 680, 183, 788 and 144. Calculate the (b) A hard disk has 1000 cylinders. The read/write head is now at

serve these requests if (i) FCFS, (ii) SSTF, (iii) SCAN and (iv) LOOK scheduling algorithms are used.

7. Differentiate between (any four) -

(a) Kernel and microkernel

(b) Single-threaded process and multi-threaded process

(c) Safety algorithm and resource-request algorithm

(d) Logical address space and physical address space

(e) Logical file system and basic file system

(f) Seek time and rotational latency

(g) Virus and Trojan horse

[4x3.5]



Ibtal No. of Page(s): .5.3

Roll No.....

## SIXTH SEMESTER

в. в. (сов)

B.E. END SEM. EXAMINATION, MAY-2016

Time: 3:00 Hrs COE - 314: Control Engineering Max. Marka: 70

Note: Answer any FIVE questions.

# Assume any suitable missing data, if any

- Ξ Define transfer function of a system. What are the features and advantages of the transfer function? What are the disadvantages of
- Ξ Derive mathematical model of armature controlled d.c. servomotor Drive the transfer function and draw the block diagram of it.
- = Derive mathematical model of field controlled d.c. servomotor Drive the transfer function and draw the block diagram of it.
- [1] The equations that describes the automatic control system are

$$x_{3} = X_{1}t_{12} - X_{2}t_{21} - X_{4}t_{41} - X_{3}t_{13}$$

$$x_{3} = X_{2}t_{13} - X_{3}t_{21} - X_{4}t_{41}$$

$$X_{4} = X_{3}t_{24} + X_{3}t_{24} - X_{4}t_{44}$$

$$X_{5} = X_{4}t_{45}$$

- Plot the Signal Plow graph of the system.
- Compute the transfer function  $G(s) = X_s(s)/X_1(s)$  of the system by applying Mason's gain formula
- b] A closed-loop system is used to track the sun to obtain maximum power from a photovoltaic array. The tracking system have H(s)=1 and (rs+1) where r=4 seconds nominally, (a) Calculate the
- sensitivity of this system for a small change in r, (b) Calculate the time constant of the closed-loop system response

- value in 1 sec, find "a". If step input is applied and the output reaches 50% of its final
- If K=10 and "a" is sume as obtained in part (i), find impulse
- response.
- [b] Input to unity feedback control system is  $r(t) = (3 + 5t + t^2)$ . Here  $G(s) = \frac{1}{s(s+4)}$ . Determine various generalized error coefficients

and stendy-state error.

Determine the maximum value of magnitude  $M_r$  (resonant peak). whose transfer function is given by resonant frequency  $(w_r)$  and bandwidth for a second order system

$$G(s) = \frac{\omega_n^2}{s^2 + 2\xi \omega_n s + \omega_n^2}$$

margin for the above 2<sup>nd</sup> order system. Also, drive the relationship between damping ratio and phase

[b] The open loop transfer filnation of a unity feedback control system is given by  $G(s) = \frac{K^{-1}}{s(1+st)}$ . By what factor the amplifier gain K

should be multiplied so that the damping ratio is increased from 0.2

5. [a] Draw the Nyquist plot and assess the stability of the closed loop system whose transfer function is

$$G(x)H(x) = \frac{(6x+1)}{x^3(x+1)(3x+1)}$$

- (b) Calculate the offset to a step set-point change due to P-only control.
- for the following process  $G_{\mu}(x) = \frac{1}{x(2x+1)}$ . Explain the result. [4]
- G(s)H(s) = s(s+2)(s+4)

Sketch the root locus for the system whose transfer function [14]

9,

settling time t, and peak time t, using gain value obtain in (1). Also, (i) determine gain K when  $M_p=16.3\%$ , (ii) determine the

3. [a] In a case of simple industrial control system,  $G(s) = \frac{1}{(s+a)}$ 3

E

Consider the system shown in the Fig. 1. Design a suitable compensator such that the closed loop system will have a phase margin of 50°, a gain margin not less than 10dB and a gain crossover frequency of 1 rad/sec. [14]



Fig. 1. Feedback system

Write short note on any two.

i. magnetic amplifiers

ii. Gymesope Iii. Regenerative fredback loop

iv. Constant M and N loci

man Kanan

Totation of Pages: 3 B.E. (COE) 6th Semester

COE- 315

Roll No:....

## END SEMESTER EXAMINATION, May 2016

Advanced Computer Architecture

Timer 3 Hrs.

Max. Marks: 70

Note: Attempt any 5 questions. Attempt all parts of each question together. Assume suitable raissing data, if any and specify it clearly.

Question 1:

[4+4+6=14]

- (a) Suppose we have a simple 100 MHz processor that executes one instruction at a time (no pipelining). Memory access instructions (loads and stores) take 3 cycles to complete, while all other instructions take 1 cycle to complete (assume no stall). If our processor executes 10<sup>8</sup> instructions in a program in 1.5 seconds, what fraction of the instructions accessed memory?
- (b) Write the Bitonic Sort algorithm for 4-cube Hypercube interconnection network. Show the step-wise output for sorting the following list of unordered numbers on 4-cube network: 21, 9, 19, 13, 1, 4, 2, 12, 38, 11, 14, 5, 16, 10, 7, 6.
- (c) Write the assembly language code (using load, add, addi, store, bne instructions) for fellowing C program fragment for which variable i is assigned to reg0 and is already initialized to 0 (zero), constant 10 is in reg1, base address of array A is in reg2, base address of array B is in reg3 and reg4 is initialized to point to last array element index. Arrays A and B contains 4-byte integer type elements, reg5 to reg9 are available for temporary result storage. Indicate the true data dependencies in the code.

A[i] = B[i] + 10; i = i + 1;} while ( i < 100)

Question 2:

00000000000

00000000000000

2

[2+3+3+6=14]

- (a) Scalar pipelines can't have WAW/WAR hazards. Justify or refute.
- (b) A program performs 90% of its work (measured as processor-seconds) in the parallel portion and 10% of its work in this serial portion. The parallel portion is perfectly parallelizable. What is the maximum speedup of the program if the multicore processor had an infinite number of cores? How many processors would be required to attain a speedup of 4?
- (c) Optimize the following code by reducing the number of memory accesses to A[] and C[] arrays. Assume A[], B[], and C[] are integer arrays.

for (i=0;i<N;i++) for (j=0;j<M;j++) A[i] += B[j][j] \* C[i];

(d) A pipelined processor has a clock rate of 1.25 GHz. It is used to run a program in which branches constitute 20% of the dynamic instruction count and 80% of all the branches are taken. The customer who runs the program requires that the processor must deliver a throughput of 1 million instructions per millisecond. The processor uses a 2-bit branch predictor with a branch target buffer (BTB) accessed in the IF stage of the pipeline. Branches which are incorrectly predicted, there is a penalty of 2 cycles. Calculate the minimum branch prediction accuracy required to satisfy the throughput demand.

Question 3:

[2+2+2+8=14]

(a) Give 2 reasons why don't processor designers design processors with massive register files (e.g. thousands of registers).

- (b) Which optimization can be done by a compiler in the following code segment so that none of the there instructions get blocked in ISSUE stage, when these are executed under Scoreboard control? 12: ADD t2, t0, t2; 13: MUL t8, 12, t0 II: LOAD 12, 0(t3);
- (c) Write a branch outcome sequence which will be always mispredicted by a 2-bit Bimodal Branch Predictor initialized to Strongly NotTaken state.
- (d) Write the various steps of Batcher's Odd-Even Merge algorithm. Show the stage-wise structure of a 4 x 4 Odd-Even Merge Network. Draw the complete structure of a Sorting Network based upon Batcher's Odd-Even Merge algorithm that sorts the following random sequence in increasing order: 23, 2, 14, 24, 9, 5, 10, 1.

Question 4:

[2+4+4+4=14]

- (a) Name a hardware technique and a software approach to reduce the stalls due to RAW dependency.
- (b) Write the Processor time equation used to compute time needed to execute a program? How do the following techniques affect its various parameters: CISC/RISC ISA, Pipelining, Compiler Optimizations, Multi-level Memory, incorporating a Branch Predictor in a processor, and making a scalar processor superscalar?
- (c) Explain the Subscript Partitioning Algorithm to partition the subscripts into separable and minimal coupled groups.
- (d) Three processors P1, P2, P3 with their individual caches are connected via a bus with a shared memory. In the initial state memory location x has the value 3 and the caches are empty. Given is the following sequence of operations:

1. P1 reads location x.

4. P1 reads location x.

2. P2 writes 8 into location x.

5. P2 writes 9 into location x.

3. P3 reads location x.

Fill the following table entries after each of the above mentioned steps if basic write-back write invalidate

cache coherence protocol is used.

| Step<br>No. | State of<br>P1 cache | Content of x in P1 cache | State of P2 cache | Content of x<br>in P2 cache | State of<br>P3 cache | Content of x<br>in P3 cache | Content of memory location x |
|-------------|----------------------|--------------------------|-------------------|-----------------------------|----------------------|-----------------------------|------------------------------|
|-------------|----------------------|--------------------------|-------------------|-----------------------------|----------------------|-----------------------------|------------------------------|

Question 5:

[2+2+2+4+4=14]

- (a) To design a multiprocessor system, 1024 processors are required to be connected, and we are considering three different network topologies: Bus, Point-to-Point, and Mesh. Describe one disadvantage of each. Which one would you choose? Why?
- (b) Which of the following versions will require more cycles per iteration? Give justification.

Version - 1  
for (i = 0; i < n; i++)  

$$x = y * a[i];$$

| 1 | per neradon: Orve justificat | TOTI |
|---|------------------------------|------|
|   | Version - 2                  |      |
|   | for $(i = 0; i < n; i++)$    |      |
|   | x = x * a[i];                |      |

(c) Is the following loop vectorizable? If yes, justify. If not, can you perform some modification to make it vectorizable?

for 
$$(i = 0; i < 256; i++)$$
 {
 $a[i] = b[i] + c[i];$ 
 $b[i+1] = e[i] - g[i];$ 
}

- Design a processor time optimal algorithm to find the maximum of N numbers on an EREW-PRAM
- (e) If n is very large, name one optimization which can be applied to above code segment to improve the cache hit rate. Show the code after applying the optimization.

- (a) A three-stage Omega Network connects eight processors numbered P0, P1, ... P7 to eight independent memory modules numbered M0 M1 M7 Draw the natural Lightight the following independent memory modules numbered M0, M1, ... M7. Draw the network. Highlight the following independent memory modules numbered ivio, ivi1, ... ivi7. Draw the network. Finging in the following connections through the network:  $P0 \rightarrow M2$ ,  $P4 \rightarrow M4$ ,  $P6 \rightarrow M3$ . Can these accesses be performed concurrently or do they conflict?
  - (b) Explain the Goodman's Write Once cache coherence protocol.
  - (c) Draw the fine gain program graph for computing sum of all elements of resultant matrix C obtained by matrix multiplication of two 2x2 matrices A and B. Draw a sequential schedule and 8-processor parallel schedule for the above program flow graph if a multiplication node has a grain size of 101 CPU cycles, addition node has a grain size of 8 CPU cycles and inter-node communication delay is 8 CPU cycles.

Write short note on all of the following by taking suitable example: Question 7:

- (a) Loop Skewing
- (b) Loop Peeling
- (c) Loop Splitting
- (d) Node Splitting Vectorization Technique

iget buffer (BT my predicted, there is a penalty accuracy required to satisfy the through

12+2+2+8=

reasons why don't processor designers design processors with massive register files thousands of registers). Page